

## STB75NF75L

# N-channel 75V - 0.009Ω - 75A - D<sup>2</sup>PAK STripFET™ II Power MOSFET

#### **Features**

| Туре       | V <sub>DSS</sub> | R <sub>DS(on)</sub> | I <sub>D</sub> |
|------------|------------------|---------------------|----------------|
| STB75NF75L | 75V              | <0.011Ω             | 75A            |

- Exceptional dv/dt capability
- 100% avalanche tested
- Low threshold drive

### **Description**

This MOSFET series realized with STMicroelectronics unique STripFET process has specifically been designed to minimize input capacitance and gate charge. It is therefore suitable as primary switch in advanced highefficiency, high-frequency isolated DC-DC converters for Telecom and Computer applications. It is also intended for any applications with low gate drive requirements.

## **Applications**

■ Switching applications



Figure 1. Internal schematic diagram



Table 1. Device summary

| Order code   | Marking             | Package | Packaging   |
|--------------|---------------------|---------|-------------|
| STB75NF75LT4 | B75NF75LT4 B75NF75L |         | Tape & reel |

Contents STB75NF75L

# **Contents**

| 1 | Electrical ratings                      | . 3 |
|---|-----------------------------------------|-----|
| 2 | Electrical characteristics              | . 4 |
|   | 2.1 Electrical characteristics (curves) | . 6 |
| 3 | Test circuit                            | . 8 |
| 4 | Package mechanical data                 | . 9 |
| 5 | Packaging mechanical data               | 11  |
| 6 | Revision history                        | 12  |

STB75NF75L Electrical ratings

# 1 Electrical ratings

Table 2. Absolute maximum ratings

| Symbol                             | Parameter                                            | Value      | Unit |
|------------------------------------|------------------------------------------------------|------------|------|
| $V_{DS}$                           | Drain-source voltage (V <sub>GS</sub> = 0)           | 75         | V    |
| V <sub>GS</sub>                    | Gate-source voltage                                  | ± 15       | V    |
| I <sub>D</sub> <sup>(1)</sup>      | Drain current (continuous) at T <sub>C</sub> = 25°C  | 75         | Α    |
| I <sub>D</sub>                     | Drain current (continuous) at T <sub>C</sub> = 100°C | 70         | Α    |
| I <sub>DM</sub> <sup>(2)</sup>     | Drain current (pulsed)                               | 300        | Α    |
| P <sub>TOT</sub>                   | Total dissipation at T <sub>C</sub> = 25°C           | 300        | W    |
|                                    | Derating factor                                      | 2          | W/°C |
| dv/dt (3)                          | Peak diode recovery voltage slope                    | 10         | V/ns |
| E <sub>AS</sub> (4)                | Single pulse avalanche energy                        | 680        | mJ   |
| T <sub>J</sub><br>T <sub>stg</sub> | Operating junction temperature Storage temperature   | -55 to 175 | °C   |

<sup>1.</sup> Current limited by package

Table 3. Thermal data

| Symbol            | Parameter                                      | Value | Unit |
|-------------------|------------------------------------------------|-------|------|
| R <sub>thJC</sub> | Thermal resistance junction-case Max           | 0.5   | °C/W |
| R <sub>thJA</sub> | Thermal resistance junction-ambient Max        | 62.5  | °C/W |
| T <sub>I</sub>    | Maximum lead temperature for soldering purpose | 300   | °C   |

5/

<sup>2.</sup> Pulse width limited by safe operating area

<sup>3.</sup>  $I_{SD} \le 75A$ , di/dt  $\le 500A/\mu s$ ,  $V_{DD} \le V_{(BR)DSS}$ ,  $T_j \le T_{JMAX}$ 

<sup>4.</sup> Starting  $T_J = 25$  °C,  $I_D = 37.5A$ ,  $V_{DD} = 30V$ 

Electrical characteristics STB75NF75L

# 2 Electrical characteristics

(T<sub>CASE</sub>=25°C unless otherwise specified)

Table 4. On/off states

| Symbol               | Parameter                                             | Test conditions                                                   | Min. | Тур.           | Max.           | Unit     |
|----------------------|-------------------------------------------------------|-------------------------------------------------------------------|------|----------------|----------------|----------|
| V <sub>(BR)DSS</sub> | Drain-source breakdown voltage                        | $I_D = 250 \mu A, V_{GS} = 0$                                     | 75   |                |                | V        |
| I <sub>DSS</sub>     | Zero gate voltage drain current (V <sub>GS</sub> = 0) | $V_{DS}$ = Max rating,<br>$V_{DS}$ = Max rating @125°C            |      |                | 1<br>10        | μA<br>μA |
| I <sub>GSS</sub>     | Gate body leakage current (V <sub>DS</sub> = 0)       | V <sub>GS</sub> = ±15V                                            |      |                | ±100           | nA       |
| V <sub>GS(th)</sub>  | Gate threshold voltage                                | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$                              | 1    |                | 2.5            | V        |
| R <sub>DS(on)</sub>  | Static drain-source on resistance                     | $V_{GS}$ = 10V, $I_{D}$ = 37.5A<br>$V_{GS}$ = 5V, $I_{D}$ = 37.5A |      | 0.009<br>0.010 | 0.011<br>0.013 | Ω<br>Ω   |

Table 5. Dynamic

| Symbol                                                   | Parameter                                                         | Test conditions                                                | Min. | Тур.               | Max. | Unit           |
|----------------------------------------------------------|-------------------------------------------------------------------|----------------------------------------------------------------|------|--------------------|------|----------------|
| g <sub>fs</sub> <sup>(1)</sup>                           | Forward transconductance                                          | $V_{DS} = 15V, I_D = 37.5A$                                    |      | 120                |      | S              |
| C <sub>iss</sub><br>C <sub>oss</sub><br>C <sub>rss</sub> | Input capacitance Output capacitance Reverse transfer capacitance | $V_{DS} = 25V, f = 1 \text{ MHz}, $<br>$V_{GS} = 0$            |      | 4300<br>660<br>205 |      | pF<br>pF<br>pF |
| Q <sub>g</sub><br>Q <sub>gs</sub><br>Q <sub>gd</sub>     | Total gate charge<br>Gate-source charge<br>Gate-drain charge      | $V_{DD} = 60V$ , $I_D = 75A$<br>$V_{GS} = 5V$<br>see Figure 15 |      | 75<br>18<br>31     | 90   | nC<br>nC<br>nC |

<sup>1.</sup> Pulsed: pulse duration=300µs, duty cycle 1.5%

Table 6. Switching times

| Symbol                                                                   | Parameter                                                           | Test conditions                                                                    | Min. | Тур.                   | Max. | Unit                 |
|--------------------------------------------------------------------------|---------------------------------------------------------------------|------------------------------------------------------------------------------------|------|------------------------|------|----------------------|
| $\begin{array}{c} t_{d(on)} \\ t_{r} \\ t_{d(off)} \\ t_{f} \end{array}$ | Turn-on delay time<br>Rise time<br>Turn-off delay time<br>Fall time | $V_{DD} = 40V$ , $I_D = 37.5A$ , $R_G = 4.7\Omega$ , $V_{GS} = 4.5V$ see Figure 14 |      | 35<br>155<br>110<br>60 |      | ns<br>ns<br>ns<br>ns |

Table 7. Source drain diode

| Symbol                                                 | Parameter                                                              | Test conditions                                                                                      | Min | Тур.            | Max | Unit          |
|--------------------------------------------------------|------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|-----|-----------------|-----|---------------|
| $I_{SD}$                                               | Source-drain current                                                   |                                                                                                      |     |                 | 75  | Α             |
| I <sub>SDM</sub> <sup>(1)</sup>                        | Source-drain current (pulsed)                                          |                                                                                                      |     |                 | 300 | Α             |
| V <sub>SD</sub> <sup>(2)</sup>                         | Forward on voltage                                                     | $I_{SD} = 75A, V_{GS} = 0$                                                                           |     |                 | 1.3 | V             |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse recovery time Reverse recovery charge Reverse recovery current | $I_{SD}$ = 75A,<br>di/dt = 100A/ $\mu$ s,<br>$V_{DD}$ = 24V, $T_{J}$ = 150°C<br>see <i>Figure 16</i> |     | 120<br>500<br>9 |     | ns<br>nC<br>A |

<sup>1.</sup> Pulse width limited by safe operating area

<sup>2.</sup> Pulsed: pulse duration=300µs, duty cycle 1.5%

Electrical characteristics STB75NF75L

### 2.1 Electrical characteristics (curves)

Figure 2. Safe operating area

Figure 3. Thermal impedance



Figure 4. Output characteristics

Figure 5. Transfer characteristics



Figure 6. Transconductance

Figure 7. Static drain-source on resistance



6/13

Figure 8. Gate charge vs gate-source voltage Figure 9. Capacitance variations



Figure 10. Normalized gate threshold voltage vs temperature

Figure 11. Normalized on resistance vs temperature



Figure 12. Source-drain diode forward characteristics

Figure 13. Normalized B<sub>VDSS</sub> vs temperature



Test circuit STB75NF75L

### 3 Test circuit

Figure 14. Switching times test circuit for resistive load

Figure 15. Gate charge test circuit



Figure 16. Test circuit for inductive load switching and diode recovery times

Figure 17. Unclamped Inductive load test circuit



Figure 18. Unclamped inductive waveform



577

# 4 Package mechanical data

In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a Lead-free second level interconnect . The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com

9/13

### D<sup>2</sup>PAK MECHANICAL DATA

| DIM  |                | mm. |       |       | inch  |       |
|------|----------------|-----|-------|-------|-------|-------|
| DIM. | MIN.           | TYP | MAX.  | MIN.  | TYP.  | MAX.  |
| Α    | 4.4            |     | 4.6   | 0.173 |       | 0.181 |
| A1   | 2.49           |     | 2.69  | 0.098 |       | 0.106 |
| A2   | 0.03           |     | 0.23  | 0.001 |       | 0.009 |
| В    | 0.7            |     | 0.93  | 0.027 |       | 0.036 |
| B2   | 1.14           |     | 1.7   | 0.044 |       | 0.067 |
| С    | 0.45           |     | 0.6   | 0.017 |       | 0.023 |
| C2   | 1.23           |     | 1.36  | 0.048 |       | 0.053 |
| D    | 8.95           |     | 9.35  | 0.352 |       | 0.368 |
| D1   |                | 8   |       |       | 0.315 |       |
| E    | 10             |     | 10.4  | 0.393 |       |       |
| E1   |                | 8.5 |       |       | 0.334 |       |
| G    | 4.88           |     | 5.28  | 0.192 |       | 0.208 |
| L    | 15             |     | 15.85 | 0.590 |       | 0.625 |
| L2   | 1.27           |     | 1.4   | 0.050 |       | 0.055 |
| L3   | 1.4            |     | 1.75  | 0.055 |       | 0.068 |
| М    | 2.4            |     | 3.2   | 0.094 |       | 0.126 |
| R    |                | 0.4 |       |       | 0.015 |       |
| V2   | O <sub>0</sub> |     | 4º    |       |       |       |



#### Packaging mechanical data 5 D<sup>2</sup>PAK FOOTPRINT



#### TAPE AND REEL SHIPMENT



Revision history STB75NF75L

# 6 Revision history

Table 8. Revision history

| Date        | Revision | Changes                         |
|-------------|----------|---------------------------------|
| 21-Jun-2004 | 1        | First release                   |
| 02-Oct-2006 | 2        | New template, no content change |
| 13-Jul-2007 | 3        | New updates on <i>Table 7</i>   |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2007 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

